Parasitic substrate coupling in high voltage integrated circuits : minority and majority carriers propagation in semiconductor substrate /

Saved in:
Bibliographic Details
Author / Creator:Buccella, Pietro, author.
Imprint:Cham : Springer, 2018.
Description:1 online resource (xvii, 183 pages) : illustrations
Language:English
Series:Analog Circuits and Signal Processing, 1872-082X
Analog circuits and signal processing series,
Subject:
Format: E-Resource Book
URL for this record:http://pi.lib.uchicago.edu/1001/cat/bib/11544042
Hidden Bibliographic Details
Other authors / contributors:Stefanucci, Camillo, author.
Kayal, Maher, author.
Sallese, Jean-Michel, author.
ISBN:9783319743820
3319743821
9783319743813
3319743813
Digital file characteristics:text file PDF
Notes:Includes bibliographical references and index.
Summary:This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits. The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis. Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits; Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate; Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices; Offers design guidelines to reduce couplings by adding specific test protections.
Other form:Printed edition: 9783319743813
Standard no.:10.1007/978-3-319-74382-0